Forums - Open Redstone Engineers

Full Version: ERIS v2.0 CPU
You're currently viewing a stripped down version of our content. View the full version with proper formatting.
This thread showcases my WIP CPU. It will be updated as I make major advancements in the construction of it.

Hey all,
I've begun work on a new CPU, after my last CPU was abandoned along with the old O.R.E. server. It is entirely solid state, and utilises my own IS, entitled ERIS v2.0 (Extended Redstone Instruction Set). I'll be putting up a link to a thread with the IS in shortly.

Specs:
8 bit ALU
3 bit reg addr.
5 bit RAM addr. (planned)
5 bit PROM (planned)
4 flags - uncondis, if 0, if cout, if underflow
7 tick ALU
11 tick dataloop
Currently unpipelined, though due to be at some point

Pics:
Overview of the entire CPU (latest pic)
[Image: NWlP5Nb.jpg]

ALU, regs and decoders
[Image: CUN0cQQ.jpg]

BCD converter and screen decoders
[Image: FgqaX0X.jpg]
I/O with computer shut down…
[Image: SiyGp4M.png]

…and turned on.
[Image: rvADHhP.png]

Thanks for viewing!

Any feedback is appreciated.
I've never seen so much work put into the user interface... Needless to say, it looks pretty sweet Smile
Thanks xD I forgot to mention that the user interface was designed by GG, so credit to him for that.
but wait I thought that was me!
I even put in the stupid knight rider thing D:


#magicRekt
Sweet Big Grin
I hope this gets pipeline, would be awesome to see a 11tick CPU Big Grin
cool
maybe I should get back
Was that you Magic?! Sorry, I can't really remember to be honest… What "knight rider" thing?
(05-09-2015, 09:35 AM)gera279 Wrote: [ -> ]Was that you Magic?! Sorry, I can't really remember to be honest… What "knight rider" thing?




http://www.youtube.com/watch?v=Mo8Qls0HnWo
A bit late now, but that light thing ^

it was a good idea at the time... xD